# Question Paper Code: 20524 ### B.E./B.Tech. DEGREE EXAMINATIONS, APRIL/MAY 2022. Sixth/Seventh/Eighth Semester Electrical and Electronics Engineering ### EE 8691 — EMBEDDED SYSTEMS (Common to : Electronics and Instrumentation Engineering/Instrumentation and Control Engineering/Electrical and Electronics Engineering) (Regulations 2017) Time: Three hours Maximum: 100 marks Answer ALL questions. PART A — $(10 \times 2 = 20 \text{ marks})$ - 1. What are the typical characteristics of embedded systems? - 2. What is the need of Watch dog timer? - 3. Mention the features of CAN bus. - 4. What is the need for device drivers? - 5. Why is state machine model essential? - 6. Compare dataflow model and finite state model. - 7. Define task and task states. - 8. Compare preemptive and non-preemptive scheduling. - 9. What is an Electronic Control Unit (ECU)? Give its uses. - 10. List any six, key players of the automotive embedded market. ## PART B — $(5 \times 13 = 65 \text{ marks})$ | 11. | (a) | (i) | Elaborate about the structural units in embedded processor how a processor is selected for an embedded application? | and (7) | |-----|------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | | | (ii) | Explain the concept of DMA. | (6) | | | | | Or | | | | (b) | (i) | Explain the various memories used, in embedded systems. | (8) | | | | (ii) | Describe the working principle of In-circuit emulator. | (5) | | 12. | (a) | (i) | Explain in detail, about SPI communication protocol and interfacing techniques. | d its (7) | | | | (ii) | Explain Inter Integrated Circuit Bus in detail. | (6) | | | | | Or Or | | | | (b) | (i) | Compare the advantages and disadvantages of data transfer userial and parallel port/devices. | using<br>(6) | | | | (ii) | Explain RS-232C and RS-485 Serial interfaces. | (7) | | 13. | (a) | Illus | strate in detail, about the different phases of EDLC, with an exar | | | 13. | (a) | Illus | | nple.<br>(13) | | 13. | | | Or | (13) | | 13. | (a)<br>(b) | Illus<br>(i) | | (13) | | 13. | | | Or Illustrate some of the fundamental issues in hardware soft | (13)<br>ware<br>(7) | | 13. | | (i)<br>(ii)<br>Illus | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, | (13) ware (7) with (6) | | 70 | (b) | (i)<br>(ii)<br>Illus | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, example. strate in detail, about the Inter process Communication and Communication and Communication. | (13) ware (7) with (6) ntext (13) | | 70 | (b) | (i)<br>(ii)<br>Illus<br>Swit | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, example. Strate in detail, about the Inter process Communication and Contaching. | (13) ware (7) with (6) ntext | | 70 | (b)<br>(a) | (i)<br>(ii)<br>Illus<br>Swit | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, example. Strate in detail, about the Inter process Communication and Contching. | (13) ware (7) with (6) ntext (13) | | 70 | (b)<br>(a) | (i) (ii) Illus Swit | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, example. Strate in detail, about the Inter process Communication and Contaching. Or Strate the following task communication processes. | (13) ware (7) with (6) ntext (13) | | 70 | (b)<br>(a) | (i) (ii) Illus Switt Illus (i) | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, example. Strate in detail, about the Inter process Communication and Cotching. Or Strate the following task communication processes. Shared Memory | (13) ware (7) with (6) ntext (13) | | 70 | (b)<br>(a) | (i) (ii) Illus Switt Illus (i) (ii) | Or Illustrate some of the fundamental issues in hardware soft co-design. Illustrate State machine model and sequential program model, example. Strate in detail, about the Inter process Communication and Contching. Or Strate the following task communication processes. Shared Memory Pipes | (13) ware (7) with (6) ntext (13) | - 15. (a) (i) Explain various types of serial interface buses deployed in automotive embedded applications? (5) - (ii) Draw and explain the, functional block diagram of washing machine. (8) Or (b) Explain the process involved in developing a 'Smart card security system' used in banking sector. (13) #### PART C — $(1 \times 15 = 15 \text{ marks})$ 16. (a) Design an object oriented model for ATM machine, and explain its working with necessary diagrams. (15) Or - (b) (i) Design a concurrent processing model, for the 'Seat Belt Warning system'. (7) - (ii) Three processes with process IDs P1, P2, P3 with estimated completion time 10, 5, 7 milliseconds respectively, enters the ready queue together. A new process P4 with estimated completion time 2 ms enters the 'Ready' queue, after 2 ms of execution of P2. Calculate, average waiting time, waiting time, turn around time for each process (assuming there is no I/O waiting time for the processes) using SJF algorithm. 10 #### The second secon the contract that another latter and belong becomes another an appearance of the contract t 3.3 process that the roll will believe an experience of the party of the The property of o